## A Technique to Reduce Transition Energy for Data-Bus in DSM Technology

A.Sathish<sup>1</sup>, M.Madhavi Latha<sup>2</sup> and K. Lalkishor<sup>3</sup>

<sup>1</sup> Assoc. Prof., Dept of ECE, RGMCET, Nandyal, Andhra Pradesh, 518501

<sup>2</sup> Professor, Dept of ECE, J.N.T.University Hyderabad, Andhra Pradesh,

<sup>3</sup> Professor, Dept of ECE, J.N.T.University Hyderabad, Andhra Pradesh

#### Abstract

As CMOS VLSI integration continues with shrinking feature size, the energy dissipation on the on-chip data buses and long interconnects becoming a bottle neck for high performance integrated circuits. This energy dissipation is due to increase in inter-wire capacitance. This capacitance on on-chip data buses and long interconnects plays an important role in the reliability and performance of the system. These on-chip data buses consumes major portion of wiring energy. Hence this energy dissipation can be reduced by encoding the data on the data bus. Hence transition energy reduction data bus encoding scheme is proposed which can reduce the energy dissipation on on -chip data buses. The proposed technique can able to reduce the energy dissipation by 42% to 47% for 8-bit, 16-bit, 32-bit and 64-bit data buses compare with unencoded data and 1% to 26% more compare with other existing techniques.

*Keywords: CMOS, Inter-wire capacitance, VLSI, Feature size, Data bus, interconnects, energy dissipation* 

### 1. Introduction

As CMOS technology progresses into DSM and VDSM, it poses many challenges to design and test engineers. The scaling of VLSI integrated Circuits has increased the sensitivity of CMOS technology to cause large energy dissipation, propagation delays and various noise mechanisms such as power supply noise, crosstalk noise, leakage noise, etc. Most of the energy is being wasted on the data buses and long interconnects as dynamic energy dissipation for charging and discharging of internal node capacitances and inter-wire capacitances.

Unfortunately in nanometer and sub nanometer technologies the inter wire capacitance dominates the substrate capacitance and its magnitude is several times larger than load capacitance. The power consumption of on-chip wiring occupies a significant portion of total chip power consumption. In fact it is about 50% of total chip power consumption [12]. It has been estimated that more

than 30% of on-chip wiring power consumption is due to data buses and long interconnects and that fraction is growing with technology scaling. The characteristics of data buses and long interconnects such as wire spacing [9]. wire length, wire material, wire width, driver strength, coupling length and signal transition time, etc. influences the coupling effect. This increased inter wire effect on onchip buses and on long interconnects not only increase the energy dissipation but also deteriorate the signal integrity due to the inter wire capacitance. Reducing the energy consuming transitions can also reduce the crosstalk and delay faults [11], [17]. The coupling capacitance also depends upon the data d ependent transitions and the coupling effect will increase or decrease depending upon the relative switching activity between adjacent bus wires [18]. Hence reducing switching activity eventually reduces the energy dissipation.

Transition activity on the data bus can be reduced by employing bus encoding techniques. Several bus encoding techniques have been proposed to reduce energy consumption during bus transmission in literature. These techniques mainly relay on reducing the data bus activity by decreasing self transitions or transitions due to inter wire capacitance. Reducing power consuming transition by encoding the data on the data buses leads to reducing the bus activity hence overall power is saved.

Over the past few years, a number of coding techniques have been proposed for reducing the transitions on a data bus. For data buses, one popular coding scheme is the bus invert coding technique proposed by Stan and Burleson [1]. Other variants of the bus invert coding schemes include a decomposition approach [5] and partial bus coding technique [6]. The energy dissipated due to coupling capacitance is analyzed in [7], [8], [10], [19],[14]. For instruction buses Gray code [2], T0 code [3], the Beach code [4] have been proposed which reduces



the transitions there by reducing the power dissipation. In almost all above mentions methods either coupling transitions or self transitions are considered [16]. The proposed method by using Bus regrouping with Hamming distance considers both coupling as well as self transition which results to a more save in energy dissipation.

## 2. Energy Dissipation of a Data Bus

Data buses and Interconnect design play an important role in modern VLSI systems by providing a communication medium between long distant points having low latency, small energy consumption, reliable and robustness against different noise mechanisms. An important figure of merit for data buses and long interconnects is the energy consumption [13], which is a function of the routing materials, the bus topology and technology parameters. The approximate energy expression for the self transitions and coupling transitions considering lumped model of the bus is analyzed by Sotiriadis and Chandrakæan [9]. For the 3-bit data bus the same lumped model is considered here. Energy expression for 3-bit data bus can be expressed as

$$E_{1} = C_{L} \cdot \{ (1+\lambda) \cdot (V_{1}^{f} - V_{1}^{i}) - \lambda \cdot (V_{2}^{f} - V_{2}^{i}) \} \cdot V_{1}^{f}$$
(1)

$$E_{2} = C_{L} \cdot \{-\lambda \cdot (V_{1}^{J} - V_{1}^{i}) + (1 + 2\lambda) \cdot (V_{2}^{J} - V_{2}^{i})\}$$

$$(2)$$

$$-\lambda \cdot (V_3^{-} - V_3) \cdot V_2^{-}$$

$$E_3 = C_L \cdot \{-\lambda \cdot (V_2^{-f} - V_2^{-i})\} + (1 + \lambda) \cdot (V_3^{-f} - V_3^{-i}) \cdot V_3^{-f}$$
(3)

$$E = E_1 + E_2 + E_3 \tag{4}$$

Where  $V_1^f$ ,  $V_2^f$  and  $V_3^f$  are final voltages and  $V_1^i$ ,  $V_2^i$  and  $V_3^i$  are the initial voltages of the 3-bit data bus wires respectively.  $V_1^f$ ,  $V_2^f$ ,  $V_3^f$ ,  $V_1^i$ ,  $V_2^i$  and  $V_3^i$  can be either  $V_{dd}$  or Ground potential. Combining the eq.1, eq.2 and eq.3 the total energy can be calculated as in eq.4..E1, E2, and E3 represent energy for wires 1, 2 and 3, respectively. For a 0.18 nm CMOS technology and minimum distance between wires, the ratio of coupled capacitance (CL) is  $\lambda = \frac{C_I}{C_I} = 3.2$  .[7] The

energy saved due to the reduction of transitions is given in [17] as

Energy saved = 
$$\left(1 - \frac{E_{\text{UNC}}}{E_{\text{COD}}}\right) * 100$$
 (5)

Where  $E_{\text{UNC}}$  is the energy dissipated due to unencoded data transitions and  $E_{\text{COD}}$  is the energy dissipated due to coded data transitions.

# **3. Energy Efficient Data Bus Encoding Scheme**

The proposed energy efficient encoding technique is based on the number of coupling transitions occurring on the data bus when a new data is to be transmitted. In the following analysis assume 8-bit data bus i.e n=8. By using the following algorithm energy due to transitions can be reduced. The proposed algorithm for 8-bit Data bus is given as follows:

Let 8-bit data bus be represented by

 $d_0\,d_1\,d_2\,d_3\,d_4\,d_5\,d_6\,d_7$ 

- Calculate the number of CT (coupling transitions) of the present bus data with the previous bus data.
- Calculate the number of ST (Self transitions) of the present bus data with the previous bus data.
- Calculate the energy dissipation due to self and coupling transitions.
- If  $CT \ge (n/2)$  then
- Consider the grouping of the present bus data. Now arrange the data on the data bus as

Odd Group:  $d_0d_2d_4d_6$ 

Even Group:  $d_1d_3d_5d_7$ 

- The Hamming Distance between odd group of present data a nd odd group of previous data is calculated. This is represented as OHD = Odd bits Hamming Distance
- The Hamming Distance between even group of present data and even group of previous data is calculated. This is represented as EHD = Even bits Hamming Distance
- Transmit the data by following the below conditions:

If OHD > EHD, flip the data in odd bit positions and append bit '1' on the left and bit '0' on the right side of the encoded data.

If EHD > OHD, flip the data in even bit positions and append bit '0' on the left and bit '1' on the right side of the encoded data.

If OHD = EHD, flip the entire data and append bit '1' on the left and bit '1' on the right side of the encoded data.



- If CT<n/2 is true then transmits the data as it is, append bit '0' on the left and bit '0' on the right side of the encoded data.
- Calculate the coupling and self transitions of transmitted encoded data with present transmitting encoded data.
- Calculate the energy dissipation due to self and coupling transitions of encoded data.



Fig. 1. Comparison of Efficiency of different encoding techniques for 10000 inputs for different bus widths

| Table 1: Energy saving (in %) of different encoding techniques |        |        |        |        |
|----------------------------------------------------------------|--------|--------|--------|--------|
| METHOD                                                         | 8-bit  | 16-bit | 32-bit | 64-bit |
| BINV                                                           | 41.372 | 21.233 | 11.827 | 7.357  |
| DYNAMIC                                                        | 39.922 | 26.524 | 23.426 | 22.986 |
| SHINV                                                          | 42.732 | 22.430 | 9.7903 | 9.127  |
| EESCT                                                          | 38.399 | 25.725 | 22.876 | 19.021 |
| BRG                                                            | 50.183 | 32.472 | 28.929 | 25.643 |
| NOVEL                                                          | 45.347 | 41.189 | 42.165 | 42.150 |
| BRG-HD                                                         | 46.614 | 42.086 | 43.219 | 42.721 |



Fig. 2. Comparison of Efficiency of different encoding techniques for 5000 inputs for different bus widths.



Fig. 3. Comparison of Efficiency of different encoding techniques for 2000 inputs for different bus widths.



Fig. 4. Comparison of Efficiency of different encoding techniques for 1000 inputs for different bus widths.

## 4. Performance of the Proposed Technique

The proposed technique performance is compared with other six existed methods. The simulations are performed on 8-bit, 16-bit, 32-bit and 64-bit data buses with three groups of 1000, 2000, 5000 and 10000 data vectors. Self transitions and Coupling transitions are considered as metric parameters. Self and coupling transitions are separately calculated. Energy saved is calculated based on the expression given in [18] and for 180nm CMOS technology,  $\lambda = 3.2$  [7]. It shown in Table I that the energy saved using eq.5 on data bus is about 42% to 47% compared to unencoded data transitions. The main advantage of proposed technique is that its efficiency in reduction of energy dissipation is consistence as the bus width varies from 8-bit to 64-bit apart from Novel encoding technique. Other technique's energy efficiency reduces as the bus width increases. This can be seen from Fig-1 to Fig.4. BRG is the best energy efficient technique



for 8-bit data bus only. The proposed encoding technique performance is compared with Bus invert(BINV)[1], Dynamic encoding



Fig. 5. Comparision of proposed technique with other techniques by varing input sample sizes for 8-bit data bus.



Fig. 6. Comparision of proposed technique with other techniques by varing input sample sizes for 16-bit data bus.



Fig. 7. Comparision of proposed technique with other techniques by varing input sample sizes for 32-bit data bus.

technique (DYNAMIC)[10], Bus regrouping (BRG)[19], Shift invert (SHINV)[15], Energy efficient spatial coding technique (EESC) [16] and A Novel deep submicron bus coding [14]. Its efficiency is compared with other six techniques by varying input sample sizes and its performance is shown in Fig. 5 to Fig.8. It is observed that the proposed techniue can able to save more energy dissipation than others.



Fig. 8. Comparision of proposed technique with other techniques by varing input sample sizes for 64-bit data bus.

### 5. Conclusions

The proposed energy saving efficient technique for data bus encoding scheme reduces the power consuming coupling transition as well as the self transitions on data bus transmission in deep sub-micron buses. The main aim of the proposed technique is to save the energy dissipated due to the transitions on data buses. Since coupling transitions are reduced the errors due to crosstalk also reduces. The simulation results show that the proposed technique saves 42% to 47% of energy dissipation for 8bit, 16-bit, 32-bit and 64-bit data buses compare with unencoded data and 1% to 26% more compare with other existing techniques. The advantage of the proposed technique is that its energy saving efficiency is consistent with the increase of data bus width.

### References

- [1] M.R.Stan and W.P.Burleson "Bus-Invert coding for low-power I/O".*IEEE Trans. On VLSI*, March 1995. vol. 3, pp.49-58.
- [2] C.L.Su, C.Y.Tsui , a nd A.M.Despainm "Saving power in the control path of embedded processors",*IEEE Design and Test of Computers*, 1994, vol.. 11, no. 4, pp. 24-30.
- [3] L.Benini, G. De Micheli, E. Macii, D.Sciuto, and C.Silvano "Asymptotic zero-transition activity encoding for address buses in low-power microprocessor-based systems", *Great Lakes VLSI Symposium*, Urbana IL, March 1997, pp. 77-82.
- [4] Benini, G. De Micheli, E. Macii, M. Poncino, and S.Quer, "System-level power optimization of special purpose applications: The beach solution", *Proc, Int.*



Symp. Low Power Electronics Design, August 1997, pp. 42-29.

- [5] S. Hong, U. Narayanan, K.S. Chung, and T. kim, "Bus-Invert coding for Low power I/O – A decomposition Approach", Proc. 43<sup>rd</sup> IEEE Midwest symp. Circuits and Systems, August 2000.
- [6] Y.Shin, S.I.Chae and K.Choi, "Partial Bus-Invert Coding for Power Optimization of Application-Specific Systems", *IEEE Trans. On VLSI Systems*, April 2001, vol. 9, pp377-383.
- [7] P.P.Sotiriadis and A.Chandrakasan, "Bus energy minimization by transition pattern coding (TPC) in deep sub-micron technologies", *Proc. 2000 IEEE/ACM Int. Conf.Computer-Aided Design*, November 2000, pp. 322-328.
- [8] P.P. Sotiriadis, A. Chandrakasan, "Low power bus coding techniques considering inter-wire capacitances'. Proc. IEEE Custom Integrated Circuits Conf., CICC 2000, Orlando, FL, USA, 2000, pp. 507– 510.
- [9] L. Macchiarulo, E. Macii, M. Poncino, "Wire placement for crosstalk energy minimization in address buses," Proceedings Design, Automation and Test in Europe Conference and Exhibition, 4-8, pages:158 – 162, March 2002.
- [10] M.Madhu, V.Srinivas Murty, V.Kamakoti, "Dynamic coding Technique for Low-Power data bus" Proc. IEEE computer Society Annual Symposium on VLSI (ISVLSI'03).
- [11] Peter Petrov, Alex Orailoglu, "Low-Power instruction Bus Encoding for Embedded Processors", IEEE Trans. VLSI Systems, vol. 12, No. 8 August 2004, pp. 812-826.
- [12] N. Magen, A. Kolodny, U. Weiser, and N. Shamir, "Interconnect-power dissipation in a microprocessor," in Proc. International workshop System Level Interconnect Prediction, pp.7–13, 2004.
- [13] J. D. Meindl, "Interconnect opportunities for gigascale integration," *IEEE Micro*, Vol. 23, No. 3, pp. 28-35, May 2003.
- [14] NK Samala, D Radhakrishnan, B Izadi "A Novel deep submicron Bus Coding for Low Energy" In Proceedings of the International Conference on Embedded Systems and Applications, pp. 25 – 30, June 2004.
- [15] Natesan J.; Radhakrishnan, D. "Shift invert coding (SINV) for low power VLSI" IEEE Conference on Digital System Design, pp. 190-194.
- [16] J.V.R. Ravindra, N. Chittarvu, M.B. Srinivas, "Energy Efficient Spatial Coding Technique for Low Power VLSI Applications" Proceedings of the 6th International Workshop on System-on-Chip for Real-Time Applications, pp 201 – 204, Dec. 2006.
- [17] Z.Khan, T.Arslan, and A.T.Erdogan "A Low power System on Chip Bus Encoding Scheme with Crosstalk Noise Reduction Capability" IEE Proceedings-Computers and Digital Techniques, Vol.153, Issue 2, pp. 101-108, 6 March 2006.
- [18] Z. Khan, T. Arslan and A.T. Erdogan, "Low power system on chip bus encoding scheme with crosstalk noise reduction capability," IEE Proceedings-Computers and Digital Techniques, Volume 153, pages:101 – 108, March 2006.
- [19] A.Sathish and T.Subba Rao "Bus Regrouping method to optimize Power in DSM Technology" *Proc.IEEEinternational Conference on Si gnal processing,*

*Communications and N etworking*, pp.432-436, Jan, 2008.

**Mr. A.Sathish** is pursuing his Ph.D in Electronics and Communication Engineering at JNT University, Hyderabad. He obtained his M.E. in Digital System Engineering from Osmania University and has presented and published six technical papers in National, International conferences and J ournals. He is a member of ISTE and IETE. Currently he is working as an Associate professor in RGM Engineering College, Nandyal. His current area of research is Low power VLSI design in DSM technologies.

**Dr. M.Madhavi Latha** is working as professor of ECE, JNTUCEH. She is specialized in signal and image processing using wavelet. Her research interests include design of low power and mixed signal circuits. She has published 24 publications in various journals and conferences at national and International level and presented papers in conferences held at Lasvegas, Lousiana, USA and lunstrruck,

**Dr. Lal Kishore** is the R&D director of the Jawaharlal Nehru Technological University is an expert in the academic front. He has the credit of writing many textbooks on complex subjects like Electronic Devices and Circuits, Linear I.C. Applications and Electronic Measurements. A few of his awards are from the Defense Engineering College, Ethiopia for distinguished service, another award from International Compendium for distinction in Academics. He has published around 76 research papers in International Journals and Conferences. He is a life member of ISTE, ISME,ISCA. His research fields are Low power VLSI, Digital signal processing and Nano technology.

